## TMC3211

## Integer Divider <br> 32-Bit, 20 MOPS

## Features

- 32-bit by 16 -bit fixed-point integer division with 32-bit quotient
- 20 MHz clock rate and pipelined throughput rate
- Three-bus I/O architecture allows unrestricted throughput
- Easy system interfacing
- Status flags for divide-by-zero and inexact result
- All inputs and outputs TTL compatible


## Applications

- Graphics and image processors
- Matrix operations and geometric transforms
- Perspective extraction
- Radar signal processing
- Range scaling


## Description

The TMC3211 is a fast monolithic two's complement integer divider which can divide a 32 -bit dividend by a 16-bit divisor to produce a 32-bit quotient, with a maximum pipelined throughput of 20 MOPS (Million Operations Per Second).

Data is input on separate busses, and quotients are available on a 32-bit output bus with synchronous three-state enable. All data inputs and outputs are registered and TTL compatible. All input and output signal timing is referenced to the rising edge of Clock.

The TMC3211 has a single system clock and separate load enable controls for the dividend and divisor registers. This allows the device to be used in applications requiring division by a constant. Underflow automatically produces the expected zero quotient, and dividing by zero sets a divide-by-zero output flag.

The internal architecture of the TMC3211 allows all 32-bit two's complement integer dividends and nonzero 16-bit two's complement integer divisors, without prenormalization. The output quotient format is 32-bit integer.

The TMC3211 makes a full-precision, full-speed divide function available to designers of workstations, image processors, and radar systems who need to perform perspective extractions, matrix operations, range scaling, and other complex functions.

## Block Diagram



## Functional Description

## General Information

The TMC3211 consists of input registers, a pipelined array divider, and output (quotient) registers. The 16-bit divisor and 32 -bit dividend input registers can each be loaded independently using the two synchronous load enable controls. The divider is a 16 -stage pipelined non-restoring array which produces a 32-bit quotient and condition flags which indicate an attempted division by zero, or operations which yield a non-zero remainder or inexact result.

The 32-bit parallel quotient output register includes three-state output drivers with synchronous enable control, which permits multiple TMC3211s to be operated in parallel or connected directly to a system bus.

The TMC3211 requires a total of 19 clock cycles to generate a full 32-bit quotient result. Once the internal pipeline is full, a new quotient is available at the output every clock cycle.

## Pin Assignments

NMLK JHGFEDCBA


| Pin | Name | Pin | Name | Pin | Name | Pin | Name |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A1 | GND | C5 | $Y_{11}$ | G11 | Q17 | L10 | $\mathrm{Q}_{27}$ |
| A2 | $Y_{14}$ | C6 | $Y_{8}$ | G12 | $V_{D D}$ | L11 | $\mathrm{V}_{\mathrm{DD}}$ |
| A3 | $Y_{13}$ | C7 | $\mathrm{Y}_{4}$ | G13 | $\mathrm{Q}_{16}$ | L12 | GND |
| A4 | $\mathrm{V}_{\mathrm{DD}}$ | C8 | $Y_{0}$ | H1 | $\mathrm{Y}_{24}$ | L13 | $\mathrm{Q}_{24}$ |
| A5 | $Y_{9}$ | C9 | $\mathrm{Q}_{1}$ | H2 | $\mathrm{Y}_{25}$ | M1 | $Y_{31}$ |
| A6 | $Y_{6}$ | C10 | Q5 | H3 | GND | M2 | $\mathrm{X}_{0}$ |
| A7 | $Y_{5}$ | C11 | GND | H11 | GND | M3 | $\mathrm{X}_{2}$ |
| A8 | $\mathrm{Y}_{2}$ | C12 | GND | H12 | $\mathrm{Q}_{19}$ | M4 | $\mathrm{X}_{4}$ |
| A9 | REM | C13 | Q9 | H13 | $\mathrm{Q}_{18}$ | M5 | $\mathrm{X}_{6}$ |
| A10 | $\mathrm{Q}_{0}$ | D1 | $Y_{18}$ | J1 | $Y_{26}$ | M6 | $\mathrm{X}_{9}$ |
| A11 | $\mathrm{Q}_{3}$ | D2 | $\mathrm{Y}_{17}$ | J2 | $\mathrm{Y}_{27}$ | M7 | $\mathrm{X}_{11}$ |
| A12 | $\mathrm{Q}_{6}$ | D3 | GND | J3 | $\mathrm{V}_{\mathrm{DD}}$ | M8 | $\mathrm{X}_{14}$ |
| A13 | $\mathrm{V}_{\mathrm{DD}}$ | D11 | $V_{D D}$ | J11 | $V_{D D}$ | M9 | CLK |
| B1 | YEN | D12 | $Q_{10}$ | J12 | $\mathrm{Q}_{21}$ | M10 | $\mathrm{Q}_{30}$ |
| B2 | $\mathrm{Y}_{15}$ | D13 | $Q_{11}$ | J13 | $\mathrm{Q}_{20}$ | M11 | GND |
| B3 | $\mathrm{V}_{\mathrm{DD}}$ | E1 | $Y_{20}$ | H1 | $\mathrm{Y}_{24}$ | M12 | GND |
| B4 | $Y_{12}$ | E2 | $\mathrm{Y}_{19}$ | H2 | $\mathrm{Y}_{25}$ | M13 | $\mathrm{Q}_{25}$ |
| B5 | $Y_{10}$ | E3 | GND | H3 | GND | N1 | GND |
| B6 | $Y_{7}$ | E11 | GND | H11 | GND | N2 | $\mathrm{X}_{21}$ |
| B7 | $Y_{3}$ | E12 | $\mathrm{Q}_{12}$ | H12 | $\mathrm{Q}_{19}$ | N3 | $\mathrm{X}_{3}$ |
| B8 | $\mathrm{Y}_{1}$ | E13 | $\mathrm{Q}_{13}$ | H13 | Q18 | N4 | $\mathrm{X}_{5}$ |
| B9 | DZ | F1 | $\mathrm{Y}_{22}$ | L1 | $Y_{30}$ | N5 | $\mathrm{X}_{7}$ |
| B10 | $\mathrm{Q}_{2}$ | F2 | $\mathrm{Y}_{21}$ | L2 | $V_{D D}$ | N6 | $\mathrm{X}_{10}$ |
| B11 | $\mathrm{Q}_{4}$ | F3 | $V_{D D}$ | L3 | GND | N7 | $\mathrm{X}_{12}$ |
| B12 | $\mathrm{Q}_{7}$ | F11 | $V_{D D}$ | L4 | $V_{D D}$ | N8 | $\mathrm{X}_{13}$ |
| B13 | $\mathrm{Q}_{8}$ | F12 | $\mathrm{Q}_{14}$ | L5 | GND | N9 | $\overline{\mathrm{XEN}}$ |
| C1 | $\mathrm{Y}_{16}$ | F13 | $\mathrm{Q}_{15}$ | L6 | $\mathrm{X}_{8}$ | N10 | $\overline{\mathrm{OEQ}}$ |
| C2 | $V_{D D}$ | G1 | $\mathrm{Y}_{23}$ | L7 | $\mathrm{V}_{\mathrm{DD}}$ | N11 | $\mathrm{Q}_{29}$ |
| C3 | $V_{D D}$ | G2 | GND | L8 | $\mathrm{X}_{15}$ | N12 | $\mathrm{Q}_{28}$ |
| $\underline{\mathrm{C} 4}$ | GND | G3 | $\mathrm{V}_{\mathrm{DD}}$ | L9 | $\mathrm{Q}_{31}$ | N13 | $\mathrm{Q}_{26}$ |

## Pin Descriptions

| Signal Type | Signal Name | Pin Number | Description |
| :---: | :---: | :---: | :---: |
| Power | VDD | B3, A4, A13, D11, F11, G12, J11, K11, L11, L7, L4, L2, J3, G3, F3, C2, C3 | Supply Voltage, Ground. The TMC3211 operates on a single +5 V supply. All power and ground lines must be connected. |
|  | GND | A1, C4, C11, C12, E11, H11, L12, M12, M11, L5, L3, N1, K3, H3, G2, E3, D3 |  |
| Clock | CLK | M9 | System Clock. The TMC3211 has a single Clock input. All input and output signal timing is referenced to the rising edge of Clock. |
| Inputs | Y $31-0$ | $\begin{aligned} & \text { M1, L1, K2, K1, J2, J1, H2, H1, } \\ & \text { G1, F1, F2, E1, E2, D1, D2, C1, } \\ & \text { B2, A2, A3, B4, C5, B5, A5, C6, } \\ & \text { B6, A6, A7, C7, B7, A8, B8, C8 } \end{aligned}$ | Dividend Data. The 32-bit Dividend is presented through the registered Y input port. $\mathrm{Y}_{31}$ is the sign bit. The LSB is Y 0 . |
|  | X15-0 | U8, M8, N8, N7, M7, N6, M6, L6, NS, MS, N4, M4, N3, M3, N2, M2 | Divisor Data. The 16-bit Divisor is presented through the registered X input port. $\mathrm{X}_{15}$ is the sign bit. The LSB is $X_{0}$. |
| Outputs | Q31-0 | L9, M10, N11, N12, L10, N13, M13, L13, K12, K13, J12, J13, H12, H13, G11, G13, F13, F12, E13, E12, D13, D12, C13, B13, B12, A12, C10, B11, A11, B10, C9, A10 | Quotient Data. The current Quotient is available on the registered Q output bus. Q31 is the sign bit. The LSB is Qo. |
| Controls | YEN | B1 | Dividend Write Enable. Data present at the Dividend input $\mathrm{Y}_{31-0}$ is latched into the input registers on the rising edge of clock when the enable control YEN is LOW. |
|  | $\overline{\text { XEN }}$ | N9 | Divisor Write Enable. Data present at the Divisor input $\mathrm{X} 15-0$ is latched into the input registers on the rising edge of clock when the enable control XEN is LOW. |
|  | $\overline{\mathrm{OEQ}}$ | N10 | Quotient Output Enable. The quotient output bus Q31-0 and flags DZ and REM are in the high-impedance state when the registered Output Enable OEQ is HIGH. When $\overline{\mathrm{OEQ}}$ is LOW, they are enabled on the next clock cycle. |
| Flags | DZ | B9 | Divide-By Zero Flag. When a zero divisor is input, the resulting invalid output quotient will be accompanied by a registered Divide-By-Zero Flag HIGH. |
|  | REM | A9 | Inexact Remainder Flag. Whenever a division operation leaves a nonzero remainder, the resulting qotient is accompanied by a registered nonzero Remainder Flag HIGH. |
| No Connect |  | D4 | Index Pin |

## Applications Discussion

## Division Using A Constant

By utilizing the separate input data register load enable controls, the TMC3211 can perform division by a constant. The data currently held remain in the input registers until updated by the user.

## Data Formats

The TMC3211 supports fixed-point two's complement data formats. By keeping track of the binary points of the input data, the user can then interpret the resulting quotient properly. Two possible binary weightings of the input and output bits are as follows:

| Pin | D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24 | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Y | -2 ${ }^{31}$ | $2^{30}$ | $2^{29}$ | $2^{28}$ | $2^{27}$ | $2^{26}$ | $2^{25}$ | $2^{24}$ | $2^{23}$ | $2^{22}$ | $2^{21}$ | $2^{20}$ | $2^{19}$ | $2^{18}$ | $2^{17}$ | $2^{16}$ | $2^{15}$ | $2^{14}$ | $2^{13}$ | $2^{12}$ | $2^{11}$ | $2^{10}$ | $2^{9}$ | $2^{8}$ | $2^{7}$ | $2^{6}$ | $2^{5}$ | $2^{4}$ | $2^{3}$ | $2^{2}$ | $2^{1}$ | $2^{0}$ |
| x |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | $-2^{15}$ | $2^{14}$ | $2^{13}$ | $2^{12}$ | $2^{11}$ | $2^{10}$ | $2^{9}$ | $2^{8}$ | $2^{7}$ | $2^{6}$ | $2^{5}$ | $2^{4}$ | $2^{3}$ | $2^{2}$ | $2^{1}$ | $2^{0}$ |
| Q | $-2^{31}$ | $2^{30}$ | $2^{29}$ | $2^{28}$ | $2^{27}$ | $2^{26}$ | $2^{25}$ | $2^{24}$ | $2^{23}$ | $2^{22}$ | $2^{21}$ | $2^{20}$ | $2^{19}$ | $2^{18}$ | $2^{17}$ | $2^{16}$ | $2^{15}$ | $2^{14}$ | $2^{13}$ | $2^{12}$ | $2^{11}$ | $2^{10}$ | $2^{9}$ | $2^{8}$ | $2^{7}$ | $2^{6}$ | $2^{5}$ | $2^{4}$ | $2^{3}$ | $2^{2}$ | $2^{1}$ | $2^{0}$ |

Figure 1. Integer Data Format

| Y | $-2^{0}$ | . $2^{-1}$ | $2^{-2}$ | $2^{-3}$ | $2^{-4}$ | $2-5$ | $2^{-6}$ | $2^{-7}$ | $2^{-8}$ | $2{ }^{-9}$ | $2^{-10}$ | $2^{-11}$ | $2^{-12}$ | $2^{-13}$ | $2^{-14}$ | $2^{-15}$ | $2^{-16}$ | $2^{-17}$ | $2^{-18}$ | $2^{-19}$ | $2^{-20}$ | $2^{-21}$ | $2^{-22}$ | $2^{-23}$ | $2^{-24}$ | 2-25 | $2^{-26}$ | $2^{-27}$ | $2^{-28}$ | $2^{-29}$ | $2^{-30}$ | $2^{-31}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| x |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | $-2^{0}$ | . $2^{-1}$ | $2^{-2}$ | $2^{-3}$ | $2^{-4}$ | $2^{-5}$ | $2^{-6}$ | $2^{-7}$ | $2^{-8}$ | $2^{-9}$ | $2^{-10}$ | $2^{-11}$ | $2^{-12}$ | $2^{-13}$ | $2^{-14}$ | $2^{-15}$ |
| Q | $-2^{15}$ | . $2^{14}$ | $2^{13}$ | $2^{12}$ | $2^{11}$ | $2^{10}$ | $2^{9}$ | $2^{8}$ | $2^{7}$ | $2^{6}$ | $2^{5}$ | $2^{4}$ | $2^{3}$ | $2^{2}$ | $2^{1}$ | $2^{0}$ | $2^{-1}$ | $2^{-2}$ | $2^{-3}$ | $2^{-4}$ | $2^{-5}$ | $2^{-6}$ | $2^{-7}$ | $2^{-8}$ | $2^{-9}$ | $2^{-10}$ | $2^{-11}$ | $2^{-12}$ | $2^{-13}$ | $2^{-14}$ | $2^{-15}$ | $2^{-16}$ |

Figure 2. Fractional Data Format
where a leading minus sign indicates a sign bit.
Care must be taken when adopting fractional data formats. By observing the binary weighting applied to the input data in the dividend and divisor, the binary point of the quotient can then be correctly established. The difference lies only in constant scale factors, which must be considered in order to maintain a data format which is compatible with the bit weighting of the hardware system. The two most common choices are fractional and integer notation. If integer notation is used, the LSBs of the dividend, divisor, and quotient all have the same value. With fractional notation the MSBs are all of equal weight.

## Divide by Zero

The flag DZ indicates that the divisor input for the current calculation was a zero, independent of the dividend. Dividing by zero is an undefined operation yielding a meaningless quotient. Thus, this flag must be monitored to guard against possible errors.

## Inexact Results

The flag REM is provided to indicate that the current quotient left a nonzero remainder and was truncated toward zero.

## Negative Full-Scale Overflow

Due to a finite data word width, a two's complement overflow error occurs under the following unique condition:

> Divisor $\mathrm{Y}=80000000 \mathrm{H}(-$ Full-Scale $)$
> Dividend $X=F F F F H(-1)$

Result:

$$
\text { Quotient } \mathrm{Q}=80000000 \mathrm{H} \text { (- Full-Scale) }
$$

As stated above, this is due to a limitation in the number of bits available to indicate a positive full-scale quotient, and data overflows into the MSB position to indicate an incorrect sign.


Notes:

1. Demonstrates division by a constant, $Q_{2}=Y_{2} / X_{1}$.
2. Assumes $\overline{\mathrm{OEQ}}=$ Low.

Figure 3. Timing Diagram


Figure 4. Equivalent Input Circuit


Figure 5. Equivalent Output Circuit

## Absolute Maximum Ratings

(beyond which the device may be damaged ) ${ }^{1}$

| Parameter |  | Min | Max | Units |
| :--- | :--- | :---: | :---: | :---: |
| Supply Voltage |  | -0.5 | +7.0 | V |
| Input Voltage |  | -0.5 | VDD +0.5 | V |
| Output | Applied Voltage ${ }^{2}$ | -0.5 | VDD +0.5 | V |
|  | Forced Current 3,4 | -3.0 | 6.0 | mA |
|  | Short-circuit duration (single output in <br>  <br>  <br>  <br> HIGH state to ground) |  | 1 | sec |
|  | Operating, case |  |  | +130 |
|  | Junction | -60 | 175 | ${ }^{\circ} \mathrm{C}$ |
|  | Lead, soldering (10 seconds) |  | 300 | ${ }^{\circ} \mathrm{C}$ |
|  | Storage | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |

## Notes:

1. Absolute maximum ratings are limiting values applied individually while all other parameters are within specified operating conditions. Functional operation under any of these conditions is NOT implied.
2. Applied voltage must be current limited to specified range, and measured with respect to GND.
3. Forcing voltage must be limited to specified range.
4. Current is specified as conventional current flowing into the device.

## Operating Conditions

| Parameter |  | Test Conditions | Temperature Range Standard |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |
|  |  | Min. | Nom. | Max. |  |
| VDD | Supply Voltage |  |  | 4.75 | 5.0 | 5.25 | V |
| VIL | Input Voltage, Logic LOW |  |  |  | 0.8 | V |
| VIH | Input Voltage, Logic HIGH |  | 2.0 |  |  | V |
| IOL | Output Current, Logic LOW |  |  |  | 4.0 | mA |
| IOH | Output Current, Logic HIGH |  |  |  | -2.0 | mA |
| tCY | Cycle Time | V $\mathrm{DD}=\mathrm{Min}$ |  |  | 50 | ns |
| tPWL | Clock Pulse Width, LOW | VDD $=$ Min | 15 |  |  | ns |
|  | Clock Pulse Width, HIGH | $V_{D D}=M i n$ | 15 |  |  |  |
| ts | Input Setup Time |  | 12 |  |  | ns |
|  | Input Hold Time |  |  |  |  |  |
| TA | Ambient Temperature, Still Air |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

## DC Characteristics within Specified Operating Conditions ${ }^{1}$

| Parameter |  | Test Conditions | Temper | Range | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. |  |
| IDDQ | Supply Current, Quiescent |  | VDD $=$ Max, VIN $=0 \mathrm{~V}$ |  | 5 | mA |
| IDDU | Supply Current, Unloaded | $\mathrm{VDD}=\mathrm{Max}, \overline{\mathrm{OEQ}}=5 \mathrm{~V}, \mathrm{f}=20 \mathrm{MHz}$ |  | 150 | mA |
| IIL | Input Current, Logic LOW | VDD $=$ Max, VIN $=0 \mathrm{~V}$ |  | -10 | $\mu \mathrm{A}$ |
| IIH | Input Current, Logic HIGH | VDD = Max, VIN = VDD |  | 10 | $\mu \mathrm{A}$ |
| VOL | Output Voltage, Logic LOW | VDD = Min, IOL = Max |  | 0.4 | V |
| VOH | Output Voltage, Logic HIGH | $\mathrm{VDD}=\mathrm{Min}, \mathrm{IOH}=\mathrm{Max}$ | 2.4 |  | V |
| IOZL | Hi-Z Output Leakage Current, Output LOW | $\mathrm{V} D \mathrm{D}=\mathrm{Max}, \mathrm{VIN}=0 \mathrm{~V}$ |  | -40 | $\mu \mathrm{A}$ |
| IOZH | Hi-Z Output Leakage Current, Output HIGH | $V_{D D}=\mathrm{Max}, \mathrm{V}$ IN $=\mathrm{V}_{\mathrm{DD}}$ |  | 40 | $\mu \mathrm{A}$ |
| IOS | Short-Circuit Output Current | VDD = Max, Output HIGH, one pin to ground, one second duration max. |  | -150 | mA |
| Cl | Input Capacitance | $\mathrm{TA}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ |  | 10 | pF |
| Co | Output Capacitance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ |  | 10 | pF |

Note:

1. Actual test conditions may vary from those shown, but guarantee operation as specified

## AC Characteristics within Specified Operating Conditions

| Parameter |  | Test Conditions | TemperatureStandard |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Standard |  |
|  |  | Min | Max |  |
| tD | Output Delay ${ }^{1}$ |  | VDD $=$ Min, CLOAD $=25 \mathrm{pF}$ |  | 35 | ns |
| tho | Output Hold Time |  | VDD $=$ Max, CLOAD $=25 \mathrm{pF}$ | 5 |  | ns |

Note:

1. Equivalent to tDIS and tENA of the three-state outputs

Notes

## Notes

Notes

## Mechanical Dimensions

## 120-Pin Plastic Pin Grid Array - H5 Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 080 | . 125 | 2.03 | 3.18 |  |
| A1 | . 040 | . 060 | 1.02 | 1.52 |  |
| A2 | . 105 | . 180 | 2.67 | 4.57 |  |
| $\varnothing \mathrm{B}$ | . 017 | . 020 | 0.43 | 0.51 |  |
| ${ }_{\square}^{\text {¢ }}$ 2 | . 050 NOM. |  | 1.27 NOM. |  |  |
| D | 1.340 | 1.350 | 34.04 | 35.05 |  |
| D1 | 1.200 BSC |  | 30.48 BSC |  |  |
| e | . 100 BSC |  | 2.54 BSC |  |  |
| L | . 120 | . 140 | 3.05 | 3.56 |  |
| M | 13 |  | 13 |  | 2 |
| N | 121 |  | 121 |  | 3 |
| P | . 003 | - | . 076 | - |  |

Notes:

1. Pin \#1 identifier shall be within shaded area shown.
2. Dimension " M " defines matrix size.
3. Dimension " N " defines the maximum possible number of pins.
4. Controlling dimension: inch.


## Ordering Information

| Product <br> Number | Temperature Range | Screening | Package | Package <br> Marking |
| :---: | :---: | :---: | :---: | :---: |
| TMC3211H5C | STD-TA $=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | Commercial | 120 Pin Plastic Pin Grid Array | 3211 H 5 C |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.
